National_Catalogues: Characterization of Hardening by Design Techniques on Commercial, Small Feature Sized Field-Programmable Gate Arrays

Title: Characterization of Hardening by Design Techniques on Commercial, Small Feature Sized Field-Programmable Gate Arrays
Identifier: ADA500601
STOAbstractExternal: This thesis experimentally tests and evaluates programmable logic devices under gamma irradiation to determine radiation effects and characterize improvements of various hardening by design techniques - Error Correction Coding(ECC) and Triple Modular Redundancy (TMR). The TMR circuit includes three different functional implementations of adders compared to TMR voted circuits of those same adders. The TMR is implemented with the same functional adders and as a Functional TMR (FTMR) with three different function adders that are voted on. These adders are connected to single voter TMR and FTMR circuits to evaluate the improvements. The circuit is designed to check for errors in memory data, stuck bit values in the memory, and the performance improvements that ECC provides the system. The results show that TMR or FTMR circuits failed at a rate at or above the single copy adders. This results from the single point of failure created by the voting logic in the radiation environment. When the TMR or FTMR circuit is moved off-chip, the TMR single point of failure is removed and the results demonstrate much lower SEU error rates.

STOAuthorExternal: AIR FORCE INST OF TECH WRIGHT-PATTERSON AFB OH GRADUATE SCHOOL OF ENGINEERING AND M Simmons, Thomas EANAGEMENT
STOClassificationExternal: N
STOKeywordsExternal: GAMMA RADIATION
STOPublisher: USA
Language: English
STOReportSource: http://www.dtic.mil/docs/citations/ADA500601
Published: 3/1/2009

Created at 11/9/2016 3:26 PM by System Account
Last modified at 11/9/2016 3:26 PM by System Account
 
Go back to list
Home(Publications)